# User Guide for Circuit Tolerance Analysis Tool

Yichen Zhang Supervisor:

5<sup>th</sup> August, 2021

### Contents

| 1 | Introduction                          | 1 |
|---|---------------------------------------|---|
| 2 | Installation                          | 2 |
| 3 | Block Diagram                         | 2 |
| 4 | Project structure                     | 2 |
|   | 4.1 main.py                           | 2 |
|   | 4.2 src/read.py                       | 2 |
|   | 4.3 src/_write.py                     | 4 |
|   | 4.4 src/_resultaly.py                 | 5 |
|   | 4.5 $\operatorname{src/plot.py}$      | 5 |
|   | 4.6 src/_subwindow.py                 | 7 |
|   | 4.7 $\operatorname{src/MplWidget.py}$ | 7 |
|   | 4.8 src/Logging.py                    | 7 |
| 5 | GUI Guide                             | 7 |
|   | 5.1 Main Window                       | 7 |
|   | 5.2 Configuration Window              | 7 |
|   | 5.3 Report                            | 7 |

### 1 Introduction

Good circuit design is more than simply calculating the "correct" component values, it is ensuring that the circuit behaves properly when it has been manufactured in large quantities! Part of that evaluation is ensuring that the circuit performs adequately within the bounds of production tolerances. Student projects, by their nature, are often one-off designs, and students have the ability to adjust component values to account for outputs that are not quite what was expected. In a production setting, this is not a feasible strategy.

This project will produce a front-end for the Spice circuit simulator that supports the testing of designs across the range of possible production values of components. The input to the simulator will be a Spice simulation file (previously tested using a package such as LTSpice), and a set of component tolerances. The project will then proceed to run the simulation multiple times, for the different component tolerances, to test out the impact of these on the final output.

### 2 Installation

#### • Requirement

```
ngspice = 34 python3
```

Module: numpy, scipy,  $PyQt5 \ge 5.15$ , matplotlib, pandas, django, quantiphy

Optional Module: bs4, weasyprint, coloredlogs

#### • Ngspice Configuration

Ngspice should be installed in directory ./Workspace. It can be downloaded from sourceforge ngspice Git page.

To compile ngspice34, make sure you enable the relative paths for spinit and code models.

```
$ ./configure --enable-relpath
```

The normal compile command for linux-64 bit installed is

```
$ ./configure --with-x --enable-xspice --enable-cider --with-
readline=yes --enable-openmp --enable-relpath --prefix={PATH
-TO-Workspace} --disable-debug CFLAGS="-m64 -02" LDFLAGS="-
m64 -s"
```

Where PATH-TO-Workspace is the complete path to the directory Workspace

## 3 Block Diagram

## 4 Project structure

This project is mainly written in python3 and for circuit analysis part, it is written in spice language.

### 4.1 main.py

Main function of the project.

#### Variable Description

- root: Root path of main.python3
- path: PATH variable of the system

## $4.2 \quad \text{src/read.py}$

Read in a circuit file

• rm(\*filename)

Delete the given files. If the file does not exist, pass.



Figure 3.1

• Class C Capacitor.

#### Attribute:

- C.name: Capacitor name
- C.c: Capacitance value
- C.tol: Capacitor tolerance
- Class R Capacitor.

#### Attribute:

- R.name: Resistor name
- R.r: Resistance value
- R.tol: Resistor tolerance
- Class circuit

Circuit class.

#### Attribute:

- Initialize

Give the file name of the netlist file.

- circuit.read()

Read in the netlist.

Acceptable control command in netlist: ".model", ".subckt", ".global", ".include", ".lib", ".temp", ".ends", ".ac", ".probe"

Caution: All commands between .control and .endc will be ignored.

- circuit.init()

Initialize the circuit, check if any error in circuit file.

It will call the ngspice to first perform an operating point analysis. During this process, it will give us all the component and net information.

If the operation point analysis is passed, it will perform an AC, small-signal frequency response analysis.

Return: two-element tuple(error\_message, flag).

flag=0: no error occurs or uncategorized error

flag=1: include file error. Could not find include file

flag=2: Unknown subcircuit error.

If no error occur, both elements are 0.

- circuit.fixinclude(self, repl, mode)

Fix the error, missing the include file or subcircuit file.

#### Parameters:

repl: uploaded include file

mode: 1 or 2. 1 represents include file error, 2 represents subcircuit error.

- circuit.readnet()

# $4.3 \quad \text{src/} \quad \text{write.py}$

Write control files. This is the subfile for class circuit, defining new attributes.

- circuit.create prerun()

Create the control file  $run\_control\_pre.sp$ . It tests the circuit before the formal simulation. Measuring max and min gain does not require this function to run.

- circuit.create sp(add=False)

Create the main simulation control file run control.sp

- circuit.create wst()

Create the control file run control wst.sp for the worst case simulation.

- circuit.create step()

Create the control file run control.sp for the step mode.

- circuit.create opamp()

Create the control file run control.sp for switching op amp.

- circuit.create cmrr(add=False)

Create the control file  $run\_control.sp$  and  $run\_control\_wst.sp$  for CMRR mode.

If add=True, control file  $run\_control\_wst.sp$  will not be created as it would have been run when first created.

## $4.4 \quad \text{src/\_resultaly.py}$

Analyse simulation results and create report. This is the subfile for class circuit, defining new attributes.

- circuit.resultdata(self, worst=False, add=False, mode=None)

Analyse simulation results.

Parameters:

worst: Bool, Optional

If true, it will analyse the worst case simulation data.

add: Bool, Optional

If true, this function read in data from last end read point.

mode: Str, Optional

This function would analyse data using importance sampling by default.

Available choice: 'Opamp' and 'Step'

- f(x, miu, sigma, tol)

Importance sampling function. It calculates:

$$\frac{\exp\left[\frac{(x-\mu)^2}{2\sigma^2}\right]}{\frac{\operatorname{erf}(\frac{tol\cdot\mu}{\sqrt{2}\sigma\pi})-\operatorname{erf}(\frac{tol\cdot\mu}{\sqrt{2}\sigma\pi})}{2}\sigma\sqrt{2\pi}}$$

- circuit.report(mode=None)
Generate html5 report.

# $4.5 \quad \text{src/plot.py}$

Code for GUI interface.

Class plotGUI(QtWidgets.QMainWindow)

Main GUI interface.

- UI file: main.ui

To edit this file, you can install module qt5-applications by

Open the designer in Path-to-site-packages/qt5\_applications/Qt/bin/designer and edit it.

- openfile()

Open a new netlist file. If there is a new opened, warn the user with a message box.

It will first copy the selected file to a new folder, named with the filename and uploaded time. Then, call the function to read the file. If no error occur, call the function to initialzie the circuit. If some error happens, it will pop out a window. Finally, show the configuration window.

- configCreate()

Read in parameters from configuration window. Check the validity of the parameters and call specific function to create control files.



Figure 4.1

#### - configreject()

If 'cancel' is clicked in the configuration window, this function will run if the signal is connected to this function.

- start process(finishmode, runmode=0)

Call agspice to do simulation.

Parameters:

finishmode: String, Required

Available options:

runmode: int, optional

runmode=0, run only run control.sp

runmode=1, run both run control.sp and run control wst.sp

#### - kill()

Kill the ngspice if *Cancel* is clicked while it is running.

- finishrun(mode)

This function will run when ngspice simulation is finished.

mode: String, Required. It determines which method the result data would be processed.

- postinit(mode=None)

Do some post-initialization after running simulation.

- plot(mode=None)

Plot the data on the main window.

- plotwst()

Plot the worst case data.

- AddTime()

Add more simulation time.

- calcp()
  - Calculate the y axis value.
- analy()
  - If the button analysis is clicked.
- reset()
  - If the reset button is clicked.

# $4.6 \quad src/\_subwindow.py$

Define the Processing window and configuration window.



Figure 4.2: Configuration window simulation tab

# $4.7 \quad src/MplWidget.py$

The header file for the plotting area of both configuration window and main window.

# $4.8 \quad \text{src/Logging.py}$

Log file definition and some initialization of the tool.

## 5 GUI Guide

#### 5.1 Main Window

### 5.2 Configuration Window

### 5.3 Report

To see html5 report, under the directory src/report, run the below command.



Figure 4.3: Configuration window CMRR and Op amp tab

python3 -m manage.py runserver

Then open 127.0.0.1:8000, you can see the result report.

Or you can find the html5 code file under src/htmlreport/templates/report.html If you have the module weasyprint installed, you can find the pdf report under the circuit file base directory in folder Workspace.